✍️ 🧑‍🦱 💚 Autor:innen verdienen bei uns doppelt. Dank euch haben sie so schon 362.450 € mehr verdient. → Mehr erfahren 💪 📚 🙏

High Speed Low Offset Power Efficient Dynamic CMOS Comparator

High Speed Low Offset Power Efficient Dynamic CMOS Comparator

von Niranjan Devashrayee und Priyesh Gandhi
Softcover - 9786139474738
61,90 €
  • Versandkostenfrei
Auf meine Merkliste
  • Hinweis: Print on Demand. Lieferbar in 2 Tagen.
  • Lieferzeit nach Versand: ca. 1-2 Tage
  • inkl. MwSt. & Versandkosten (innerhalb Deutschlands)

Autorenfreundlich Bücher kaufen?!

Beschreibung

This book describes various Trade-Offs in Comparator Design especially in Analog & Mixed Signal VLSI Design. The various comparator designs have been illustrated in details with detailed analysis. Further, the analysis and design of a high speed low offset power efficient dynamic CMOS Comparator based on Fully Differential and Double Tail structure is presented. A novel concept of Fully Differential Double Tail Dynamic comparator (FDDTDC) realized with high-speed, low offset with optimized power and area than that of the conventional dynamic comparators is proposed. The end result reveals the potential of new proposed comparator architecture and design methodology for high-speed low offset power efficient applications.

Details

Verlag LAP LAMBERT Academic Publishing
Ersterscheinung 29. März 2019
Maße 22 cm x 15 cm x 1.5 cm
Gewicht 375 Gramm
Format Softcover
ISBN-13 9786139474738
Seiten 240

Schlagwörter