✍️ 🧑‍🦱 💚 Autor:innen verdienen bei uns doppelt. Dank euch haben sie so schon 376.746 € mehr verdient. → Mehr erfahren 💪 📚 🙏

Formal Semantics and Proof Techniques for Optimizing VHDL Models

von Kothanda Umamageswaran, Philip A. Wilsey und Sheetanshu L. Pandey
Hardcover - 9780792383758
106,99 €
  • Versandkostenfrei
Auf meine Merkliste
  • Hinweis: Print on Demand. Lieferbar in 7 Tagen.
  • Lieferzeit nach Versand: ca. 1-2 Tage
  • inkl. MwSt. & Versandkosten (innerhalb Deutschlands)

Weitere Formate

Softcover - 9781461373315
106,99 €

Autorenfreundlich Bücher kaufen?!

Weitere Formate

Softcover - 9781461373315
106,99 €

Beschreibung

Formal Semantics and Proof Techniques for Optimizing VHDL Models presents a formal model of VHDL that clearly specifies both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to reason about VHDL. The dynamic semantics is presented as a description of what the simulation of VHDL means. In particular it specifies what values the signals of a VHDL description will take if the description were to be executed. An advantage of the approach is that the semantic model can be used to validate different simulation algorithms. The book also presents an embedding of the dynamic semantics in a proof checker which is then used to prove equivalences of classes of VHDL descriptions.
Formal Semantics and Proof Techniques for Optimizing VHDL Models is written for hardware designers who are interested in the formal semantics of VHDL.

Details

Verlag Springer US
Ersterscheinung 30. November 1998
Maße 23.5 cm x 15.5 cm
Gewicht 448 Gramm
Format Hardcover
ISBN-13 9780792383758
Auflage 1999
Seiten 158