✍️ 🧑‍🦱 💚 Autor:innen verdienen bei uns doppelt. Dank euch haben sie so schon 367.705 € mehr verdient. → Mehr erfahren 💪 📚 🙏

OCIN_TSIM - A DVFS AWARE SIMULATOR FOR NOC DESIGN SPACE EXPLORATION

OCIN_TSIM - A DVFS AWARE SIMULATOR FOR NOC DESIGN SPACE EXPLORATION

von Subodh Prabhu
Softcover - 9783844398120
49,00 €
  • Versandkostenfrei
Auf meine Merkliste
  • Hinweis: Print on Demand. Lieferbar in 5 Tagen.
  • Lieferzeit nach Versand: ca. 1-2 Tage
  • inkl. MwSt. & Versandkosten (innerhalb Deutschlands)

Autorenfreundlich Bücher kaufen?!

Beschreibung

Networks-on-Chip (NoCs) are a general purpose, scalable replacement for shared medium wired interconnects offering many practical applications in industry. Dynamic Voltage Frequency Scaling (DVFS) is a technique whereby a chip's voltage-frequency levels are varied at run time, often used to conserve dynamic power. Various DVFS-based NoC optimization techniques have been proposed. However, due to the resources required to validate architectural decisions through prototyping, few are implemented. As a result, designers are faced with a lack of insight into potential power savings or performance gains at early architecture stages. This thesis proposes a DVFS aware NoC simulator with support for per node power-frequency modeling and rich visualisation to allow fine-tuning of such optimization techniques early on in the design cycle. The proposed simulator also provides a framework for benchmarking various candidate strategies to allow selective prototyping and optimization. As part of the research, DVFS extensions were built for an existing NoC performance simulator and released for public use. This thesis also serves as a technical manual for the simulator extensions.

Ocin_tsim - A DVFS Aware Simulator for NoC Design Space Exploration and Optimization

Details

Verlag LAP LAMBERT Academic Publishing
Ersterscheinung 13. Mai 2011
Maße 22 cm x 15 cm x 0.5 cm
Gewicht 131 Gramm
Format Softcover
ISBN-13 9783844398120
Seiten 76

Schlagwörter