✍️ 🧑‍🦱 💚 Autor:innen verdienen bei uns doppelt. Dank euch haben sie so schon 384.649 € mehr verdient. → Mehr erfahren 💪 📚 🙏

Design of Magnitude Comparator Using Reversible Logic Gates

Design of Magnitude Comparator Using Reversible Logic Gates

von Saranya Karunamurthi, Saranya Thangavel und Saravana Priya Boopalan
Softcover - 9783659796067
39,90 €
  • Versandkostenfrei
Auf meine Merkliste
  • Hinweis: Print on Demand. Lieferbar in 5 Tagen.
  • Lieferzeit nach Versand: ca. 1-2 Tage
  • inkl. MwSt. & Versandkosten (innerhalb Deutschlands)

Autorenfreundlich Bücher kaufen?!

Beschreibung

A need for low power ICs arises to keep the power density of ICs within tolerable limits. While the power dissipation increases linearly with advanced version processors, the power density also increases exponentially, because of the ever-shrinking size of the integrated circuits. Reversible logic is emerging as an important research area in the recent years due to its ability to reduce power dissipation, which is the main requirement in low power digital design.In our proposed method reversible comparator based on CMOS logic circuit is designed using reversible gates. In this design we try to reduce optimization parameters like number of constant inputs, garbage outputs, and quantum cost. The experimental results obtained for implementation in CADENCE EDA 180nm technology shows the considerable reduction in terms of Power Delay Product in comparison with the comparator designed in conventional.

Details

Verlag LAP LAMBERT Academic Publishing
Ersterscheinung 07. September 2018
Maße 22 cm x 15 cm x 0.5 cm
Gewicht 107 Gramm
Format Softcover
ISBN-13 9783659796067
Seiten 60

Schlagwörter